Nec Network Controller uPD98502 Manuel d'utilisateur Page 484

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 595
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 483
APPENDIX A MIPS III INSTRUCTION SET DETAILS
484
Preliminary Users Manual S15543EJ1V0UM
DSLL
Doubleword Shift Left Logical
DSLL
0
0 0 0 0 0
SPECIAL
0 0 0 0 0 0
rt rd sa
DSLL
1 1 1 0 0 0
31 26 25 21 20 16 15 11 10 6 5 0
6 5555 6
Format:
DSLL rd, rt, sa
Description:
The contents of general register
rt
are shifted left by
sa
bits, inserting zeros into the low-order bits. The result is
placed in register
rd.
This operation is defined in 64-bit mode or in 32-bit kernel mode. Execution of this instruction in 32-bit user or
supervisor mode causes a reserved instruction exception.
Operation:
64 T:
s 0 || sa
GPR [rd] GPR [rt]
(63 - s)..0
|| 0
s
Exceptions:
Reserved instruction exception (32-bit user mode/supervisor mode)
Vue de la page 483
1 2 ... 479 480 481 482 483 484 485 486 487 488 489 ... 594 595

Commentaires sur ces manuels

Pas de commentaire